Picture for Stefan Scholze

Stefan Scholze

68-Channel Highly-Integrated Neural Signal Processing PSoC with On-Chip Feature Extraction, Compression, and Hardware Accelerators for Neuroprosthetics in 22nm FDSOI

Add code
Jul 12, 2024
Viaarxiv icon

Dynamic Power Management for Neuromorphic Many-Core Systems

Add code
Mar 21, 2019
Figure 1 for Dynamic Power Management for Neuromorphic Many-Core Systems
Figure 2 for Dynamic Power Management for Neuromorphic Many-Core Systems
Figure 3 for Dynamic Power Management for Neuromorphic Many-Core Systems
Figure 4 for Dynamic Power Management for Neuromorphic Many-Core Systems
Viaarxiv icon

Pattern representation and recognition with accelerated analog neuromorphic systems

Add code
Jul 03, 2017
Figure 1 for Pattern representation and recognition with accelerated analog neuromorphic systems
Figure 2 for Pattern representation and recognition with accelerated analog neuromorphic systems
Figure 3 for Pattern representation and recognition with accelerated analog neuromorphic systems
Viaarxiv icon

Neuromorphic Hardware In The Loop: Training a Deep Spiking Network on the BrainScaleS Wafer-Scale System

Add code
Mar 06, 2017
Figure 1 for Neuromorphic Hardware In The Loop: Training a Deep Spiking Network on the BrainScaleS Wafer-Scale System
Figure 2 for Neuromorphic Hardware In The Loop: Training a Deep Spiking Network on the BrainScaleS Wafer-Scale System
Figure 3 for Neuromorphic Hardware In The Loop: Training a Deep Spiking Network on the BrainScaleS Wafer-Scale System
Figure 4 for Neuromorphic Hardware In The Loop: Training a Deep Spiking Network on the BrainScaleS Wafer-Scale System
Viaarxiv icon