Picture for H. P. L. Arjuna Madanayake

H. P. L. Arjuna Madanayake

Block-Parallel Systolic-Array Architecture for 2-D NTT-based Fragile Watermark Embedding

Add code
Jun 02, 2022
Figure 1 for Block-Parallel Systolic-Array Architecture for 2-D NTT-based Fragile Watermark Embedding
Figure 2 for Block-Parallel Systolic-Array Architecture for 2-D NTT-based Fragile Watermark Embedding
Figure 3 for Block-Parallel Systolic-Array Architecture for 2-D NTT-based Fragile Watermark Embedding
Figure 4 for Block-Parallel Systolic-Array Architecture for 2-D NTT-based Fragile Watermark Embedding
Viaarxiv icon